LLVM 19.0.0git
AArch64RegisterInfo.cpp
Go to the documentation of this file.
1//===- AArch64RegisterInfo.cpp - AArch64 Register Information -------------===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file contains the AArch64 implementation of the TargetRegisterInfo
10// class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AArch64RegisterInfo.h"
16#include "AArch64InstrInfo.h"
18#include "AArch64Subtarget.h"
21#include "llvm/ADT/BitVector.h"
30#include "llvm/IR/Function.h"
34
35using namespace llvm;
36
37#define GET_CC_REGISTER_LISTS
38#include "AArch64GenCallingConv.inc"
39#define GET_REGINFO_TARGET_DESC
40#include "AArch64GenRegisterInfo.inc"
41
43 : AArch64GenRegisterInfo(AArch64::LR), TT(TT) {
45}
46
47/// Return whether the register needs a CFI entry. Not all unwinders may know
48/// about SVE registers, so we assume the lowest common denominator, i.e. the
49/// callee-saves required by the base ABI. For the SVE registers z8-z15 only the
50/// lower 64-bits (d8-d15) need to be saved. The lower 64-bits subreg is
51/// returned in \p RegToUseForCFI.
53 unsigned &RegToUseForCFI) const {
54 if (AArch64::PPRRegClass.contains(Reg))
55 return false;
56
57 if (AArch64::ZPRRegClass.contains(Reg)) {
58 RegToUseForCFI = getSubReg(Reg, AArch64::dsub);
59 for (int I = 0; CSR_AArch64_AAPCS_SaveList[I]; ++I) {
60 if (CSR_AArch64_AAPCS_SaveList[I] == RegToUseForCFI)
61 return true;
62 }
63 return false;
64 }
65
66 RegToUseForCFI = Reg;
67 return true;
68}
69
70const MCPhysReg *
72 assert(MF && "Invalid MachineFunction pointer.");
73
75 // GHC set of callee saved regs is empty as all those regs are
76 // used for passing STG regs around
77 return CSR_AArch64_NoRegs_SaveList;
79 return CSR_AArch64_AllRegs_SaveList;
80
82 return CSR_Win_AArch64_Arm64EC_Thunk_SaveList;
83
84 // Darwin has its own CSR_AArch64_AAPCS_SaveList, which means most CSR save
85 // lists depending on that will need to have their Darwin variant as well.
87 return getDarwinCalleeSavedRegs(MF);
88
90 return CSR_Win_AArch64_CFGuard_Check_SaveList;
95 Attribute::SwiftError))
96 return CSR_Win_AArch64_AAPCS_SwiftError_SaveList;
98 return CSR_Win_AArch64_AAPCS_SwiftTail_SaveList;
99 return CSR_Win_AArch64_AAPCS_SaveList;
100 }
102 return CSR_AArch64_AAVPCS_SaveList;
104 return CSR_AArch64_SVE_AAPCS_SaveList;
105 if (MF->getFunction().getCallingConv() ==
108 "Calling convention AArch64_SME_ABI_Support_Routines_PreserveMost_From_X0 is "
109 "only supported to improve calls to SME ACLE save/restore/disable-za "
110 "functions, and is not intended to be used beyond that scope.");
111 if (MF->getFunction().getCallingConv() ==
114 "Calling convention AArch64_SME_ABI_Support_Routines_PreserveMost_From_X2 is "
115 "only supported to improve calls to SME ACLE __arm_sme_state "
116 "and is not intended to be used beyond that scope.");
118 ->supportSwiftError() &&
120 Attribute::SwiftError))
121 return CSR_AArch64_AAPCS_SwiftError_SaveList;
123 return CSR_AArch64_AAPCS_SwiftTail_SaveList;
125 return CSR_AArch64_RT_MostRegs_SaveList;
127 return CSR_AArch64_RT_AllRegs_SaveList;
129 // This is for OSes other than Windows; Windows is a separate case further
130 // above.
131 return CSR_AArch64_AAPCS_X18_SaveList;
132 if (MF->getInfo<AArch64FunctionInfo>()->isSVECC())
133 return CSR_AArch64_SVE_AAPCS_SaveList;
134 return CSR_AArch64_AAPCS_SaveList;
135}
136
137const MCPhysReg *
139 assert(MF && "Invalid MachineFunction pointer.");
141 "Invalid subtarget for getDarwinCalleeSavedRegs");
142
145 "Calling convention CFGuard_Check is unsupported on Darwin.");
147 return CSR_Darwin_AArch64_AAVPCS_SaveList;
150 "Calling convention SVE_VectorCall is unsupported on Darwin.");
151 if (MF->getFunction().getCallingConv() ==
154 "Calling convention AArch64_SME_ABI_Support_Routines_PreserveMost_From_X0 is "
155 "only supported to improve calls to SME ACLE save/restore/disable-za "
156 "functions, and is not intended to be used beyond that scope.");
157 if (MF->getFunction().getCallingConv() ==
160 "Calling convention AArch64_SME_ABI_Support_Routines_PreserveMost_From_X2 is "
161 "only supported to improve calls to SME ACLE __arm_sme_state "
162 "and is not intended to be used beyond that scope.");
164 return MF->getInfo<AArch64FunctionInfo>()->isSplitCSR()
165 ? CSR_Darwin_AArch64_CXX_TLS_PE_SaveList
166 : CSR_Darwin_AArch64_CXX_TLS_SaveList;
168 ->supportSwiftError() &&
170 Attribute::SwiftError))
171 return CSR_Darwin_AArch64_AAPCS_SwiftError_SaveList;
173 return CSR_Darwin_AArch64_AAPCS_SwiftTail_SaveList;
175 return CSR_Darwin_AArch64_RT_MostRegs_SaveList;
177 return CSR_Darwin_AArch64_RT_AllRegs_SaveList;
179 return CSR_Darwin_AArch64_AAPCS_Win64_SaveList;
180 return CSR_Darwin_AArch64_AAPCS_SaveList;
181}
182
184 const MachineFunction *MF) const {
185 assert(MF && "Invalid MachineFunction pointer.");
188 return CSR_Darwin_AArch64_CXX_TLS_ViaCopy_SaveList;
189 return nullptr;
190}
191
193 MachineFunction &MF) const {
194 const MCPhysReg *CSRs = getCalleeSavedRegs(&MF);
195 SmallVector<MCPhysReg, 32> UpdatedCSRs;
196 for (const MCPhysReg *I = CSRs; *I; ++I)
197 UpdatedCSRs.push_back(*I);
198
199 for (size_t i = 0; i < AArch64::GPR64commonRegClass.getNumRegs(); ++i) {
201 UpdatedCSRs.push_back(AArch64::GPR64commonRegClass.getRegister(i));
202 }
203 }
204 // Register lists are zero-terminated.
205 UpdatedCSRs.push_back(0);
206 MF.getRegInfo().setCalleeSavedRegs(UpdatedCSRs);
207}
208
211 unsigned Idx) const {
212 // edge case for GPR/FPR register classes
213 if (RC == &AArch64::GPR32allRegClass && Idx == AArch64::hsub)
214 return &AArch64::FPR32RegClass;
215 else if (RC == &AArch64::GPR64allRegClass && Idx == AArch64::hsub)
216 return &AArch64::FPR64RegClass;
217
218 // Forward to TableGen's default version.
219 return AArch64GenRegisterInfo::getSubClassWithSubReg(RC, Idx);
220}
221
222const uint32_t *
224 CallingConv::ID CC) const {
226 "Invalid subtarget for getDarwinCallPreservedMask");
227
229 return CSR_Darwin_AArch64_CXX_TLS_RegMask;
231 return CSR_Darwin_AArch64_AAVPCS_RegMask;
234 "Calling convention SVE_VectorCall is unsupported on Darwin.");
236 return CSR_AArch64_SME_ABI_Support_Routines_PreserveMost_From_X0_RegMask;
238 return CSR_AArch64_SME_ABI_Support_Routines_PreserveMost_From_X2_RegMask;
241 "Calling convention CFGuard_Check is unsupported on Darwin.");
244 ->supportSwiftError() &&
245 MF.getFunction().getAttributes().hasAttrSomewhere(Attribute::SwiftError))
246 return CSR_Darwin_AArch64_AAPCS_SwiftError_RegMask;
248 return CSR_Darwin_AArch64_AAPCS_SwiftTail_RegMask;
250 return CSR_Darwin_AArch64_RT_MostRegs_RegMask;
252 return CSR_Darwin_AArch64_RT_AllRegs_RegMask;
253 return CSR_Darwin_AArch64_AAPCS_RegMask;
254}
255
256const uint32_t *
258 CallingConv::ID CC) const {
259 bool SCS = MF.getFunction().hasFnAttribute(Attribute::ShadowCallStack);
260 if (CC == CallingConv::GHC)
261 // This is academic because all GHC calls are (supposed to be) tail calls
262 return SCS ? CSR_AArch64_NoRegs_SCS_RegMask : CSR_AArch64_NoRegs_RegMask;
263 if (CC == CallingConv::AnyReg)
264 return SCS ? CSR_AArch64_AllRegs_SCS_RegMask : CSR_AArch64_AllRegs_RegMask;
265
266 // All the following calling conventions are handled differently on Darwin.
268 if (SCS)
269 report_fatal_error("ShadowCallStack attribute not supported on Darwin.");
270 return getDarwinCallPreservedMask(MF, CC);
271 }
272
274 return SCS ? CSR_AArch64_AAVPCS_SCS_RegMask : CSR_AArch64_AAVPCS_RegMask;
276 return SCS ? CSR_AArch64_SVE_AAPCS_SCS_RegMask
277 : CSR_AArch64_SVE_AAPCS_RegMask;
279 return CSR_AArch64_SME_ABI_Support_Routines_PreserveMost_From_X0_RegMask;
281 return CSR_AArch64_SME_ABI_Support_Routines_PreserveMost_From_X2_RegMask;
283 return CSR_Win_AArch64_CFGuard_Check_RegMask;
285 ->supportSwiftError() &&
286 MF.getFunction().getAttributes().hasAttrSomewhere(Attribute::SwiftError))
287 return SCS ? CSR_AArch64_AAPCS_SwiftError_SCS_RegMask
288 : CSR_AArch64_AAPCS_SwiftError_RegMask;
289 if (CC == CallingConv::SwiftTail) {
290 if (SCS)
291 report_fatal_error("ShadowCallStack attribute not supported with swifttail");
292 return CSR_AArch64_AAPCS_SwiftTail_RegMask;
293 }
295 return SCS ? CSR_AArch64_RT_MostRegs_SCS_RegMask
296 : CSR_AArch64_RT_MostRegs_RegMask;
297 else if (CC == CallingConv::PreserveAll)
298 return SCS ? CSR_AArch64_RT_AllRegs_SCS_RegMask
299 : CSR_AArch64_RT_AllRegs_RegMask;
300
301 else
302 return SCS ? CSR_AArch64_AAPCS_SCS_RegMask : CSR_AArch64_AAPCS_RegMask;
303}
304
306 const MachineFunction &MF) const {
308 return CSR_AArch64_AAPCS_RegMask;
309
310 return nullptr;
311}
312
314 if (TT.isOSDarwin())
315 return CSR_Darwin_AArch64_TLS_RegMask;
316
317 assert(TT.isOSBinFormatELF() && "Invalid target");
318 return CSR_AArch64_TLS_ELF_RegMask;
319}
320
322 const uint32_t **Mask) const {
323 uint32_t *UpdatedMask = MF.allocateRegMask();
324 unsigned RegMaskSize = MachineOperand::getRegMaskSize(getNumRegs());
325 memcpy(UpdatedMask, *Mask, sizeof(UpdatedMask[0]) * RegMaskSize);
326
327 for (size_t i = 0; i < AArch64::GPR64commonRegClass.getNumRegs(); ++i) {
329 for (MCPhysReg SubReg :
330 subregs_inclusive(AArch64::GPR64commonRegClass.getRegister(i))) {
331 // See TargetRegisterInfo::getCallPreservedMask for how to interpret the
332 // register mask.
333 UpdatedMask[SubReg / 32] |= 1u << (SubReg % 32);
334 }
335 }
336 }
337 *Mask = UpdatedMask;
338}
339
341 return CSR_AArch64_SMStartStop_RegMask;
342}
343
344const uint32_t *
346 return CSR_AArch64_SME_ABI_Support_Routines_PreserveMost_From_X0_RegMask;
347}
348
350 return CSR_AArch64_NoRegs_RegMask;
351}
352
353const uint32_t *
355 CallingConv::ID CC) const {
356 // This should return a register mask that is the same as that returned by
357 // getCallPreservedMask but that additionally preserves the register used for
358 // the first i64 argument (which must also be the register used to return a
359 // single i64 return value)
360 //
361 // In case that the calling convention does not use the same register for
362 // both, the function should return NULL (does not currently apply)
363 assert(CC != CallingConv::GHC && "should not be GHC calling convention.");
365 return CSR_Darwin_AArch64_AAPCS_ThisReturn_RegMask;
366 return CSR_AArch64_AAPCS_ThisReturn_RegMask;
367}
368
370 return CSR_AArch64_StackProbe_Windows_RegMask;
371}
372
373std::optional<std::string>
375 MCRegister PhysReg) const {
376 if (hasBasePointer(MF) && MCRegisterInfo::regsOverlap(PhysReg, AArch64::X19))
377 return std::string("X19 is used as the frame base pointer register.");
378
380 bool warn = false;
381 if (MCRegisterInfo::regsOverlap(PhysReg, AArch64::X13) ||
382 MCRegisterInfo::regsOverlap(PhysReg, AArch64::X14) ||
383 MCRegisterInfo::regsOverlap(PhysReg, AArch64::X23) ||
384 MCRegisterInfo::regsOverlap(PhysReg, AArch64::X24) ||
385 MCRegisterInfo::regsOverlap(PhysReg, AArch64::X28))
386 warn = true;
387
388 for (unsigned i = AArch64::B16; i <= AArch64::B31; ++i)
389 if (MCRegisterInfo::regsOverlap(PhysReg, i))
390 warn = true;
391
392 if (warn)
393 return std::string(AArch64InstPrinter::getRegisterName(PhysReg)) +
394 " is clobbered by asynchronous signals when using Arm64EC.";
395 }
396
397 return {};
398}
399
402 const AArch64FrameLowering *TFI = getFrameLowering(MF);
403
404 // FIXME: avoid re-calculating this every time.
405 BitVector Reserved(getNumRegs());
406 markSuperRegs(Reserved, AArch64::WSP);
407 markSuperRegs(Reserved, AArch64::WZR);
408
409 if (TFI->hasFP(MF) || TT.isOSDarwin())
410 markSuperRegs(Reserved, AArch64::W29);
411
413 // x13, x14, x23, x24, x28, and v16-v31 are clobbered by asynchronous
414 // signals, so we can't ever use them.
415 markSuperRegs(Reserved, AArch64::W13);
416 markSuperRegs(Reserved, AArch64::W14);
417 markSuperRegs(Reserved, AArch64::W23);
418 markSuperRegs(Reserved, AArch64::W24);
419 markSuperRegs(Reserved, AArch64::W28);
420 for (unsigned i = AArch64::B16; i <= AArch64::B31; ++i)
421 markSuperRegs(Reserved, i);
422 }
423
424 for (size_t i = 0; i < AArch64::GPR32commonRegClass.getNumRegs(); ++i) {
426 markSuperRegs(Reserved, AArch64::GPR32commonRegClass.getRegister(i));
427 }
428
429 if (hasBasePointer(MF))
430 markSuperRegs(Reserved, AArch64::W19);
431
432 // SLH uses register W16/X16 as the taint register.
433 if (MF.getFunction().hasFnAttribute(Attribute::SpeculativeLoadHardening))
434 markSuperRegs(Reserved, AArch64::W16);
435
436 // FFR is modelled as global state that cannot be allocated.
437 if (MF.getSubtarget<AArch64Subtarget>().hasSVE())
438 Reserved.set(AArch64::FFR);
439
440 // SME tiles are not allocatable.
441 if (MF.getSubtarget<AArch64Subtarget>().hasSME()) {
442 for (MCPhysReg SubReg : subregs_inclusive(AArch64::ZA))
443 Reserved.set(SubReg);
444 }
445
446 // VG cannot be allocated
447 Reserved.set(AArch64::VG);
448
449 if (MF.getSubtarget<AArch64Subtarget>().hasSME2()) {
450 for (MCSubRegIterator SubReg(AArch64::ZT0, this, /*self=*/true);
451 SubReg.isValid(); ++SubReg)
452 Reserved.set(*SubReg);
453 }
454
455 markSuperRegs(Reserved, AArch64::FPCR);
456 markSuperRegs(Reserved, AArch64::FPSR);
457
459 markSuperRegs(Reserved, AArch64::X27);
460 markSuperRegs(Reserved, AArch64::X28);
461 markSuperRegs(Reserved, AArch64::W27);
462 markSuperRegs(Reserved, AArch64::W28);
463 }
464
465 assert(checkAllSuperRegsMarked(Reserved));
466 return Reserved;
467}
468
472
473 for (size_t i = 0; i < AArch64::GPR32commonRegClass.getNumRegs(); ++i) {
475 markSuperRegs(Reserved, AArch64::GPR32commonRegClass.getRegister(i));
476 }
477
478 assert(checkAllSuperRegsMarked(Reserved));
479 return Reserved;
480}
481
483 MCRegister Reg) const {
484 return getReservedRegs(MF)[Reg];
485}
486
488 MCRegister Reg) const {
489 return getStrictlyReservedRegs(MF)[Reg];
490}
491
493 return llvm::any_of(*AArch64::GPR64argRegClass.MC, [this, &MF](MCPhysReg r) {
494 return isStrictlyReservedReg(MF, r);
495 });
496}
497
499 const MachineFunction &MF) const {
500 const Function &F = MF.getFunction();
501 F.getContext().diagnose(DiagnosticInfoUnsupported{F, ("AArch64 doesn't support"
502 " function calls if any of the argument registers is reserved.")});
503}
504
506 MCRegister PhysReg) const {
507 // SLH uses register X16 as the taint register but it will fallback to a different
508 // method if the user clobbers it. So X16 is not reserved for inline asm but is
509 // for normal codegen.
510 if (MF.getFunction().hasFnAttribute(Attribute::SpeculativeLoadHardening) &&
511 MCRegisterInfo::regsOverlap(PhysReg, AArch64::X16))
512 return true;
513
514 // ZA/ZT0 registers are reserved but may be permitted in the clobber list.
515 if (PhysReg == AArch64::ZA || PhysReg == AArch64::ZT0)
516 return true;
517
518 return !isReservedReg(MF, PhysReg);
519}
520
523 unsigned Kind) const {
524 return &AArch64::GPR64spRegClass;
525}
526
529 if (RC == &AArch64::CCRRegClass)
530 return &AArch64::GPR64RegClass; // Only MSR & MRS copy NZCV.
531 return RC;
532}
533
534unsigned AArch64RegisterInfo::getBaseRegister() const { return AArch64::X19; }
535
537 const MachineFrameInfo &MFI = MF.getFrameInfo();
538
539 // In the presence of variable sized objects or funclets, if the fixed stack
540 // size is large enough that referencing from the FP won't result in things
541 // being in range relatively often, we can use a base pointer to allow access
542 // from the other direction like the SP normally works.
543 //
544 // Furthermore, if both variable sized objects are present, and the
545 // stack needs to be dynamically re-aligned, the base pointer is the only
546 // reliable way to reference the locals.
547 if (MFI.hasVarSizedObjects() || MF.hasEHFunclets()) {
548 if (hasStackRealignment(MF))
549 return true;
550
551 auto &ST = MF.getSubtarget<AArch64Subtarget>();
552 if (ST.hasSVE() || ST.isStreaming()) {
554 // Frames that have variable sized objects and scalable SVE objects,
555 // should always use a basepointer.
556 if (!AFI->hasCalculatedStackSizeSVE() || AFI->getStackSizeSVE())
557 return true;
558 }
559
560 // Conservatively estimate whether the negative offset from the frame
561 // pointer will be sufficient to reach. If a function has a smallish
562 // frame, it's less likely to have lots of spills and callee saved
563 // space, so it's all more likely to be within range of the frame pointer.
564 // If it's wrong, we'll materialize the constant and still get to the
565 // object; it's just suboptimal. Negative offsets use the unscaled
566 // load/store instructions, which have a 9-bit signed immediate.
567 return MFI.getLocalFrameSize() >= 256;
568 }
569
570 return false;
571}
572
574 MCRegister Reg) const {
577 bool IsVarArg = STI.isCallingConvWin64(MF.getFunction().getCallingConv());
578
579 auto HasReg = [](ArrayRef<MCRegister> RegList, MCRegister Reg) {
580 return llvm::is_contained(RegList, Reg);
581 };
582
583 switch (CC) {
584 default:
585 report_fatal_error("Unsupported calling convention.");
586 case CallingConv::GHC:
587 return HasReg(CC_AArch64_GHC_ArgRegs, Reg);
588 case CallingConv::C:
596 if (STI.isTargetWindows()) {
597 if (IsVarArg)
598 return HasReg(CC_AArch64_Win64_VarArg_ArgRegs, Reg);
599 switch (CC) {
600 default:
601 return HasReg(CC_AArch64_Win64PCS_ArgRegs, Reg);
604 return HasReg(CC_AArch64_Win64PCS_Swift_ArgRegs, Reg) ||
605 HasReg(CC_AArch64_Win64PCS_ArgRegs, Reg);
606 }
607 }
608 if (!STI.isTargetDarwin()) {
609 switch (CC) {
610 default:
611 return HasReg(CC_AArch64_AAPCS_ArgRegs, Reg);
614 return HasReg(CC_AArch64_AAPCS_ArgRegs, Reg) ||
615 HasReg(CC_AArch64_AAPCS_Swift_ArgRegs, Reg);
616 }
617 }
618 if (!IsVarArg) {
619 switch (CC) {
620 default:
621 return HasReg(CC_AArch64_DarwinPCS_ArgRegs, Reg);
624 return HasReg(CC_AArch64_DarwinPCS_ArgRegs, Reg) ||
625 HasReg(CC_AArch64_DarwinPCS_Swift_ArgRegs, Reg);
626 }
627 }
628 if (STI.isTargetILP32())
629 return HasReg(CC_AArch64_DarwinPCS_ILP32_VarArg_ArgRegs, Reg);
630 return HasReg(CC_AArch64_DarwinPCS_VarArg_ArgRegs, Reg);
632 if (IsVarArg)
633 HasReg(CC_AArch64_Win64_VarArg_ArgRegs, Reg);
634 return HasReg(CC_AArch64_Win64PCS_ArgRegs, Reg);
636 return HasReg(CC_AArch64_Win64_CFGuard_Check_ArgRegs, Reg);
641 if (STI.isTargetWindows())
642 return HasReg(CC_AArch64_Win64PCS_ArgRegs, Reg);
643 return HasReg(CC_AArch64_AAPCS_ArgRegs, Reg);
644 }
645}
646
649 const AArch64FrameLowering *TFI = getFrameLowering(MF);
650 return TFI->hasFP(MF) ? AArch64::FP : AArch64::SP;
651}
652
654 const MachineFunction &MF) const {
655 return true;
656}
657
659 const MachineFunction &MF) const {
660 return true;
661}
662
663bool
665 // This function indicates whether the emergency spillslot should be placed
666 // close to the beginning of the stackframe (closer to FP) or the end
667 // (closer to SP).
668 //
669 // The beginning works most reliably if we have a frame pointer.
670 // In the presence of any non-constant space between FP and locals,
671 // (e.g. in case of stack realignment or a scalable SVE area), it is
672 // better to use SP or BP.
673 const AArch64FrameLowering &TFI = *getFrameLowering(MF);
675 assert((!MF.getSubtarget<AArch64Subtarget>().hasSVE() ||
677 "Expected SVE area to be calculated by this point");
678 return TFI.hasFP(MF) && !hasStackRealignment(MF) && !AFI->getStackSizeSVE();
679}
680
682 const MachineFunction &MF) const {
683 return true;
684}
685
686bool
688 const MachineFrameInfo &MFI = MF.getFrameInfo();
690 return true;
691 return MFI.hasVarSizedObjects() || MFI.isFrameAddressTaken();
692}
693
694/// needsFrameBaseReg - Returns true if the instruction's frame index
695/// reference would be better served by a base register other than FP
696/// or SP. Used by LocalStackFrameAllocation to determine which frame index
697/// references it should create new base registers for.
699 int64_t Offset) const {
700 for (unsigned i = 0; !MI->getOperand(i).isFI(); ++i)
701 assert(i < MI->getNumOperands() &&
702 "Instr doesn't have FrameIndex operand!");
703
704 // It's the load/store FI references that cause issues, as it can be difficult
705 // to materialize the offset if it won't fit in the literal field. Estimate
706 // based on the size of the local frame and some conservative assumptions
707 // about the rest of the stack frame (note, this is pre-regalloc, so
708 // we don't know everything for certain yet) whether this offset is likely
709 // to be out of range of the immediate. Return true if so.
710
711 // We only generate virtual base registers for loads and stores, so
712 // return false for everything else.
713 if (!MI->mayLoad() && !MI->mayStore())
714 return false;
715
716 // Without a virtual base register, if the function has variable sized
717 // objects, all fixed-size local references will be via the frame pointer,
718 // Approximate the offset and see if it's legal for the instruction.
719 // Note that the incoming offset is based on the SP value at function entry,
720 // so it'll be negative.
721 MachineFunction &MF = *MI->getParent()->getParent();
722 const AArch64FrameLowering *TFI = getFrameLowering(MF);
723 MachineFrameInfo &MFI = MF.getFrameInfo();
724
725 // Estimate an offset from the frame pointer.
726 // Conservatively assume all GPR callee-saved registers get pushed.
727 // FP, LR, X19-X28, D8-D15. 64-bits each.
728 int64_t FPOffset = Offset - 16 * 20;
729 // Estimate an offset from the stack pointer.
730 // The incoming offset is relating to the SP at the start of the function,
731 // but when we access the local it'll be relative to the SP after local
732 // allocation, so adjust our SP-relative offset by that allocation size.
733 Offset += MFI.getLocalFrameSize();
734 // Assume that we'll have at least some spill slots allocated.
735 // FIXME: This is a total SWAG number. We should run some statistics
736 // and pick a real one.
737 Offset += 128; // 128 bytes of spill slots
738
739 // If there is a frame pointer, try using it.
740 // The FP is only available if there is no dynamic realignment. We
741 // don't know for sure yet whether we'll need that, so we guess based
742 // on whether there are any local variables that would trigger it.
743 if (TFI->hasFP(MF) && isFrameOffsetLegal(MI, AArch64::FP, FPOffset))
744 return false;
745
746 // If we can reference via the stack pointer or base pointer, try that.
747 // FIXME: This (and the code that resolves the references) can be improved
748 // to only disallow SP relative references in the live range of
749 // the VLA(s). In practice, it's unclear how much difference that
750 // would make, but it may be worth doing.
751 if (isFrameOffsetLegal(MI, AArch64::SP, Offset))
752 return false;
753
754 // If even offset 0 is illegal, we don't want a virtual base register.
755 if (!isFrameOffsetLegal(MI, AArch64::SP, 0))
756 return false;
757
758 // The offset likely isn't legal; we want to allocate a virtual base register.
759 return true;
760}
761
763 Register BaseReg,
764 int64_t Offset) const {
765 assert(MI && "Unable to get the legal offset for nil instruction.");
768}
769
770/// Insert defining instruction(s) for BaseReg to be a pointer to FrameIdx
771/// at the beginning of the basic block.
774 int FrameIdx,
775 int64_t Offset) const {
777 DebugLoc DL; // Defaults to "unknown"
778 if (Ins != MBB->end())
779 DL = Ins->getDebugLoc();
780 const MachineFunction &MF = *MBB->getParent();
781 const AArch64InstrInfo *TII =
782 MF.getSubtarget<AArch64Subtarget>().getInstrInfo();
783 const MCInstrDesc &MCID = TII->get(AArch64::ADDXri);
785 Register BaseReg = MRI.createVirtualRegister(&AArch64::GPR64spRegClass);
786 MRI.constrainRegClass(BaseReg, TII->getRegClass(MCID, 0, this, MF));
787 unsigned Shifter = AArch64_AM::getShifterImm(AArch64_AM::LSL, 0);
788
789 BuildMI(*MBB, Ins, DL, MCID, BaseReg)
790 .addFrameIndex(FrameIdx)
791 .addImm(Offset)
792 .addImm(Shifter);
793
794 return BaseReg;
795}
796
798 int64_t Offset) const {
799 // ARM doesn't need the general 64-bit offsets
801
802 unsigned i = 0;
803 while (!MI.getOperand(i).isFI()) {
804 ++i;
805 assert(i < MI.getNumOperands() && "Instr doesn't have FrameIndex operand!");
806 }
807
808 const MachineFunction *MF = MI.getParent()->getParent();
809 const AArch64InstrInfo *TII =
810 MF->getSubtarget<AArch64Subtarget>().getInstrInfo();
811 bool Done = rewriteAArch64FrameIndex(MI, i, BaseReg, Off, TII);
812 assert(Done && "Unable to resolve frame index!");
813 (void)Done;
814}
815
816// Create a scratch register for the frame index elimination in an instruction.
817// This function has special handling of stack tagging loop pseudos, in which
818// case it can also change the instruction opcode.
819static Register
821 const AArch64InstrInfo *TII) {
822 // ST*Gloop have a reserved scratch register in operand 1. Use it, and also
823 // replace the instruction with the writeback variant because it will now
824 // satisfy the operand constraints for it.
825 Register ScratchReg;
826 if (MI.getOpcode() == AArch64::STGloop ||
827 MI.getOpcode() == AArch64::STZGloop) {
828 assert(FIOperandNum == 3 &&
829 "Wrong frame index operand for STGloop/STZGloop");
830 unsigned Op = MI.getOpcode() == AArch64::STGloop ? AArch64::STGloop_wback
831 : AArch64::STZGloop_wback;
832 ScratchReg = MI.getOperand(1).getReg();
833 MI.getOperand(3).ChangeToRegister(ScratchReg, false, false, true);
834 MI.setDesc(TII->get(Op));
835 MI.tieOperands(1, 3);
836 } else {
837 ScratchReg =
838 MI.getMF()->getRegInfo().createVirtualRegister(&AArch64::GPR64RegClass);
839 MI.getOperand(FIOperandNum)
840 .ChangeToRegister(ScratchReg, false, false, true);
841 }
842 return ScratchReg;
843}
844
846 const StackOffset &Offset, SmallVectorImpl<uint64_t> &Ops) const {
847 // The smallest scalable element supported by scaled SVE addressing
848 // modes are predicates, which are 2 scalable bytes in size. So the scalable
849 // byte offset must always be a multiple of 2.
850 assert(Offset.getScalable() % 2 == 0 && "Invalid frame offset");
851
852 // Add fixed-sized offset using existing DIExpression interface.
853 DIExpression::appendOffset(Ops, Offset.getFixed());
854
855 unsigned VG = getDwarfRegNum(AArch64::VG, true);
856 int64_t VGSized = Offset.getScalable() / 2;
857 if (VGSized > 0) {
858 Ops.push_back(dwarf::DW_OP_constu);
859 Ops.push_back(VGSized);
860 Ops.append({dwarf::DW_OP_bregx, VG, 0ULL});
861 Ops.push_back(dwarf::DW_OP_mul);
862 Ops.push_back(dwarf::DW_OP_plus);
863 } else if (VGSized < 0) {
864 Ops.push_back(dwarf::DW_OP_constu);
865 Ops.push_back(-VGSized);
866 Ops.append({dwarf::DW_OP_bregx, VG, 0ULL});
867 Ops.push_back(dwarf::DW_OP_mul);
868 Ops.push_back(dwarf::DW_OP_minus);
869 }
870}
871
873 int SPAdj, unsigned FIOperandNum,
874 RegScavenger *RS) const {
875 assert(SPAdj == 0 && "Unexpected");
876
877 MachineInstr &MI = *II;
878 MachineBasicBlock &MBB = *MI.getParent();
880 const MachineFrameInfo &MFI = MF.getFrameInfo();
881 const AArch64InstrInfo *TII =
882 MF.getSubtarget<AArch64Subtarget>().getInstrInfo();
883 const AArch64FrameLowering *TFI = getFrameLowering(MF);
884 int FrameIndex = MI.getOperand(FIOperandNum).getIndex();
885 bool Tagged =
886 MI.getOperand(FIOperandNum).getTargetFlags() & AArch64II::MO_TAGGED;
887 Register FrameReg;
888
889 // Special handling of dbg_value, stackmap patchpoint statepoint instructions.
890 if (MI.getOpcode() == TargetOpcode::STACKMAP ||
891 MI.getOpcode() == TargetOpcode::PATCHPOINT ||
892 MI.getOpcode() == TargetOpcode::STATEPOINT) {
894 TFI->resolveFrameIndexReference(MF, FrameIndex, FrameReg,
895 /*PreferFP=*/true,
896 /*ForSimm=*/false);
897 Offset += StackOffset::getFixed(MI.getOperand(FIOperandNum + 1).getImm());
898 MI.getOperand(FIOperandNum).ChangeToRegister(FrameReg, false /*isDef*/);
899 MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset.getFixed());
900 return false;
901 }
902
903 if (MI.getOpcode() == TargetOpcode::LOCAL_ESCAPE) {
904 MachineOperand &FI = MI.getOperand(FIOperandNum);
906 assert(!Offset.getScalable() &&
907 "Frame offsets with a scalable component are not supported");
908 FI.ChangeToImmediate(Offset.getFixed());
909 return false;
910 }
911
913 if (MI.getOpcode() == AArch64::TAGPstack) {
914 // TAGPstack must use the virtual frame register in its 3rd operand.
916 FrameReg = MI.getOperand(3).getReg();
919 } else if (Tagged) {
921 MFI.getObjectOffset(FrameIndex) + (int64_t)MFI.getStackSize());
922 if (MFI.hasVarSizedObjects() ||
923 isAArch64FrameOffsetLegal(MI, SPOffset, nullptr, nullptr, nullptr) !=
925 // Can't update to SP + offset in place. Precalculate the tagged pointer
926 // in a scratch register.
928 MF, FrameIndex, FrameReg, /*PreferFP=*/false, /*ForSimm=*/true);
929 Register ScratchReg =
930 MF.getRegInfo().createVirtualRegister(&AArch64::GPR64RegClass);
931 emitFrameOffset(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg, Offset,
932 TII);
933 BuildMI(MBB, MI, MI.getDebugLoc(), TII->get(AArch64::LDG), ScratchReg)
934 .addReg(ScratchReg)
935 .addReg(ScratchReg)
936 .addImm(0);
937 MI.getOperand(FIOperandNum)
938 .ChangeToRegister(ScratchReg, false, false, true);
939 return false;
940 }
941 FrameReg = AArch64::SP;
943 (int64_t)MFI.getStackSize());
944 } else {
946 MF, FrameIndex, FrameReg, /*PreferFP=*/false, /*ForSimm=*/true);
947 }
948
949 // Modify MI as necessary to handle as much of 'Offset' as possible
950 if (rewriteAArch64FrameIndex(MI, FIOperandNum, FrameReg, Offset, TII))
951 return true;
952
953 assert((!RS || !RS->isScavengingFrameIndex(FrameIndex)) &&
954 "Emergency spill slot is out of reach");
955
956 // If we get here, the immediate doesn't fit into the instruction. We folded
957 // as much as possible above. Handle the rest, providing a register that is
958 // SP+LargeImm.
959 Register ScratchReg =
961 emitFrameOffset(MBB, II, MI.getDebugLoc(), ScratchReg, FrameReg, Offset, TII);
962 return false;
963}
964
966 MachineFunction &MF) const {
967 const AArch64FrameLowering *TFI = getFrameLowering(MF);
968
969 switch (RC->getID()) {
970 default:
971 return 0;
972 case AArch64::GPR32RegClassID:
973 case AArch64::GPR32spRegClassID:
974 case AArch64::GPR32allRegClassID:
975 case AArch64::GPR64spRegClassID:
976 case AArch64::GPR64allRegClassID:
977 case AArch64::GPR64RegClassID:
978 case AArch64::GPR32commonRegClassID:
979 case AArch64::GPR64commonRegClassID:
980 return 32 - 1 // XZR/SP
981 - (TFI->hasFP(MF) || TT.isOSDarwin()) // FP
983 - hasBasePointer(MF); // X19
984 case AArch64::FPR8RegClassID:
985 case AArch64::FPR16RegClassID:
986 case AArch64::FPR32RegClassID:
987 case AArch64::FPR64RegClassID:
988 case AArch64::FPR128RegClassID:
989 return 32;
990
991 case AArch64::MatrixIndexGPR32_8_11RegClassID:
992 case AArch64::MatrixIndexGPR32_12_15RegClassID:
993 return 4;
994
995 case AArch64::DDRegClassID:
996 case AArch64::DDDRegClassID:
997 case AArch64::DDDDRegClassID:
998 case AArch64::QQRegClassID:
999 case AArch64::QQQRegClassID:
1000 case AArch64::QQQQRegClassID:
1001 return 32;
1002
1003 case AArch64::FPR128_loRegClassID:
1004 case AArch64::FPR64_loRegClassID:
1005 case AArch64::FPR16_loRegClassID:
1006 return 16;
1007 case AArch64::FPR128_0to7RegClassID:
1008 return 8;
1009 }
1010}
1011
1013 const MachineFunction &MF) const {
1014 const auto &MFI = MF.getFrameInfo();
1015 if (!MF.hasEHFunclets() && !MFI.hasVarSizedObjects())
1016 return AArch64::SP;
1017 else if (hasStackRealignment(MF))
1018 return getBaseRegister();
1019 return getFrameRegister(MF);
1020}
1021
1022/// SrcRC and DstRC will be morphed into NewRC if this returns true
1024 MachineInstr *MI, const TargetRegisterClass *SrcRC, unsigned SubReg,
1025 const TargetRegisterClass *DstRC, unsigned DstSubReg,
1026 const TargetRegisterClass *NewRC, LiveIntervals &LIS) const {
1027 MachineRegisterInfo &MRI = MI->getMF()->getRegInfo();
1028
1029 if (MI->isCopy() &&
1030 ((DstRC->getID() == AArch64::GPR64RegClassID) ||
1031 (DstRC->getID() == AArch64::GPR64commonRegClassID)) &&
1032 MI->getOperand(0).getSubReg() && MI->getOperand(1).getSubReg())
1033 // Do not coalesce in the case of a 32-bit subregister copy
1034 // which implements a 32 to 64 bit zero extension
1035 // which relies on the upper 32 bits being zeroed.
1036 return false;
1037
1038 auto IsCoalescerBarrier = [](const MachineInstr &MI) {
1039 switch (MI.getOpcode()) {
1040 case AArch64::COALESCER_BARRIER_FPR16:
1041 case AArch64::COALESCER_BARRIER_FPR32:
1042 case AArch64::COALESCER_BARRIER_FPR64:
1043 case AArch64::COALESCER_BARRIER_FPR128:
1044 return true;
1045 default:
1046 return false;
1047 }
1048 };
1049
1050 // For calls that temporarily have to toggle streaming mode as part of the
1051 // call-sequence, we need to be more careful when coalescing copy instructions
1052 // so that we don't end up coalescing the NEON/FP result or argument register
1053 // with a whole Z-register, such that after coalescing the register allocator
1054 // will try to spill/reload the entire Z register.
1055 //
1056 // We do this by checking if the node has any defs/uses that are
1057 // COALESCER_BARRIER pseudos. These are 'nops' in practice, but they exist to
1058 // instruct the coalescer to avoid coalescing the copy.
1059 if (MI->isCopy() && SubReg != DstSubReg &&
1060 (AArch64::ZPRRegClass.hasSubClassEq(DstRC) ||
1061 AArch64::ZPRRegClass.hasSubClassEq(SrcRC))) {
1062 unsigned SrcReg = MI->getOperand(1).getReg();
1063 if (any_of(MRI.def_instructions(SrcReg), IsCoalescerBarrier))
1064 return false;
1065 unsigned DstReg = MI->getOperand(0).getReg();
1066 if (any_of(MRI.use_nodbg_instructions(DstReg), IsCoalescerBarrier))
1067 return false;
1068 }
1069
1070 return true;
1071}
1072
1074 MCRegister R) const {
1075 return R == AArch64::VG;
1076}
unsigned SubReg
unsigned const MachineRegisterInfo * MRI
static Register createScratchRegisterForInstruction(MachineInstr &MI, unsigned FIOperandNum, const AArch64InstrInfo *TII)
MachineBasicBlock & MBB
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
This file implements the BitVector class.
Returns the sub type a function will return at a given Idx Should correspond to the result type of an ExtractValue instruction executed with just that one unsigned Idx
This file contains constants used for implementing Dwarf debug support.
const HexagonInstrInfo * TII
IRTranslator LLVM IR MI
#define F(x, y, z)
Definition: MD5.cpp:55
#define I(x, y, z)
Definition: MD5.cpp:58
INITIALIZE_PASS(RISCVInsertVSETVLI, DEBUG_TYPE, RISCV_INSERT_VSETVLI_NAME, false, false) char RISCVCoalesceVSETVLI const LiveIntervals * LIS
This file declares the machine register scavenger class.
assert(ImpDefSCC.getReg()==AMDGPU::SCC &&ImpDefSCC.isDef())
static unsigned getDwarfRegNum(unsigned Reg, const TargetRegisterInfo *TRI)
Go up the super-register chain until we hit a valid dwarf register number.
Definition: StackMaps.cpp:195
static bool contains(SmallPtrSetImpl< ConstantExpr * > &Cache, ConstantExpr *Expr, Constant *C)
Definition: Value.cpp:469
StackOffset getNonLocalFrameIndexReference(const MachineFunction &MF, int FI) const override
getNonLocalFrameIndexReference - This method returns the offset used to reference a frame index locat...
bool hasFP(const MachineFunction &MF) const override
hasFP - Return true if the specified function should have a dedicated frame pointer register.
StackOffset resolveFrameIndexReference(const MachineFunction &MF, int FI, Register &FrameReg, bool PreferFP, bool ForSimm) const
AArch64FunctionInfo - This class is derived from MachineFunctionInfo and contains private AArch64-spe...
static const char * getRegisterName(MCRegister Reg, unsigned AltIdx=AArch64::NoRegAltName)
BitVector getStrictlyReservedRegs(const MachineFunction &MF) const
const TargetRegisterClass * getCrossCopyRegClass(const TargetRegisterClass *RC) const override
const uint32_t * getThisReturnPreservedMask(const MachineFunction &MF, CallingConv::ID) const
getThisReturnPreservedMask - Returns a call preserved mask specific to the case that 'returned' is on...
bool isReservedReg(const MachineFunction &MF, MCRegister Reg) const
const uint32_t * getCallPreservedMask(const MachineFunction &MF, CallingConv::ID) const override
const MCPhysReg * getCalleeSavedRegsViaCopy(const MachineFunction *MF) const
BitVector getReservedRegs(const MachineFunction &MF) const override
bool shouldCoalesce(MachineInstr *MI, const TargetRegisterClass *SrcRC, unsigned SubReg, const TargetRegisterClass *DstRC, unsigned DstSubReg, const TargetRegisterClass *NewRC, LiveIntervals &LIS) const override
SrcRC and DstRC will be morphed into NewRC if this returns true.
bool requiresVirtualBaseRegisters(const MachineFunction &MF) const override
const TargetRegisterClass * getSubClassWithSubReg(const TargetRegisterClass *RC, unsigned Idx) const override
unsigned getRegPressureLimit(const TargetRegisterClass *RC, MachineFunction &MF) const override
Register materializeFrameBaseRegister(MachineBasicBlock *MBB, int FrameIdx, int64_t Offset) const override
Insert defining instruction(s) for BaseReg to be a pointer to FrameIdx at the beginning of the basic ...
const TargetRegisterClass * getPointerRegClass(const MachineFunction &MF, unsigned Kind=0) const override
void UpdateCustomCalleeSavedRegs(MachineFunction &MF) const
bool requiresRegisterScavenging(const MachineFunction &MF) const override
bool isFrameOffsetLegal(const MachineInstr *MI, Register BaseReg, int64_t Offset) const override
void resolveFrameIndex(MachineInstr &MI, Register BaseReg, int64_t Offset) const override
bool needsFrameBaseReg(MachineInstr *MI, int64_t Offset) const override
needsFrameBaseReg - Returns true if the instruction's frame index reference would be better served by...
const uint32_t * getWindowsStackProbePreservedMask() const
Stack probing calls preserve different CSRs to the normal CC.
AArch64RegisterInfo(const Triple &TT)
bool isAnyArgRegReserved(const MachineFunction &MF) const
void emitReservedArgRegCallError(const MachineFunction &MF) const
bool regNeedsCFI(unsigned Reg, unsigned &RegToUseForCFI) const
Return whether the register needs a CFI entry.
bool isStrictlyReservedReg(const MachineFunction &MF, MCRegister Reg) const
bool eliminateFrameIndex(MachineBasicBlock::iterator II, int SPAdj, unsigned FIOperandNum, RegScavenger *RS=nullptr) const override
const uint32_t * getTLSCallPreservedMask() const
const uint32_t * getNoPreservedMask() const override
Register getFrameRegister(const MachineFunction &MF) const override
bool shouldAnalyzePhysregInMachineLoopInfo(MCRegister R) const override
void getOffsetOpcodes(const StackOffset &Offset, SmallVectorImpl< uint64_t > &Ops) const override
const MCPhysReg * getDarwinCalleeSavedRegs(const MachineFunction *MF) const
bool isAsmClobberable(const MachineFunction &MF, MCRegister PhysReg) const override
const uint32_t * SMEABISupportRoutinesCallPreservedMaskFromX0() const
const MCPhysReg * getCalleeSavedRegs(const MachineFunction *MF) const override
Code Generation virtual methods...
const uint32_t * getCustomEHPadPreservedMask(const MachineFunction &MF) const override
unsigned getLocalAddressRegister(const MachineFunction &MF) const
bool hasBasePointer(const MachineFunction &MF) const
const uint32_t * getDarwinCallPreservedMask(const MachineFunction &MF, CallingConv::ID) const
const uint32_t * getSMStartStopCallPreservedMask() const
bool useFPForScavengingIndex(const MachineFunction &MF) const override
bool cannotEliminateFrame(const MachineFunction &MF) const
bool isArgumentRegister(const MachineFunction &MF, MCRegister Reg) const override
void UpdateCustomCallPreservedMask(MachineFunction &MF, const uint32_t **Mask) const
std::optional< std::string > explainReservedReg(const MachineFunction &MF, MCRegister PhysReg) const override
bool requiresFrameIndexScavenging(const MachineFunction &MF) const override
bool isXRegisterReservedForRA(size_t i) const
unsigned getNumXRegisterReserved() const
const AArch64TargetLowering * getTargetLowering() const override
bool isCallingConvWin64(CallingConv::ID CC) const
bool isXRegCustomCalleeSaved(size_t i) const
bool isXRegisterReserved(size_t i) const
bool supportSwiftError() const override
Return true if the target supports swifterror attribute.
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
Definition: ArrayRef.h:41
bool hasAttrSomewhere(Attribute::AttrKind Kind, unsigned *Index=nullptr) const
Return true if the specified attribute is set for at least one parameter or for the return value.
static void appendOffset(SmallVectorImpl< uint64_t > &Ops, int64_t Offset)
Append Ops with operations to apply the Offset.
This class represents an Operation in the Expression.
A debug info location.
Definition: DebugLoc.h:33
Diagnostic information for unsupported feature in backend.
CallingConv::ID getCallingConv() const
getCallingConv()/setCallingConv(CC) - These method get and set the calling convention of this functio...
Definition: Function.h:264
AttributeList getAttributes() const
Return the attribute list for this Function.
Definition: Function.h:340
bool hasFnAttribute(Attribute::AttrKind Kind) const
Return true if the function has the attribute.
Definition: Function.cpp:675
Describe properties that are true of each instruction in the target description file.
Definition: MCInstrDesc.h:198
bool regsOverlap(MCRegister RegA, MCRegister RegB) const
Returns true if the two registers are equal or alias each other.
Wrapper class representing physical registers. Should be passed by value.
Definition: MCRegister.h:33
MCSubRegIterator enumerates all sub-registers of Reg.
const MachineFunction * getParent() const
Return the MachineFunction containing this basic block.
The MachineFrameInfo class represents an abstract stack frame until prolog/epilog code is inserted.
bool hasVarSizedObjects() const
This method may be called any time after instruction selection is complete to determine if the stack ...
uint64_t getStackSize() const
Return the number of bytes that must be allocated to hold all of the fixed size frame objects.
bool adjustsStack() const
Return true if this function adjusts the stack – e.g., when calling another function.
bool isFrameAddressTaken() const
This method may be called any time after instruction selection is complete to determine if there is a...
int64_t getLocalFrameSize() const
Get the size of the local object blob.
int64_t getObjectOffset(int ObjectIdx) const
Return the assigned stack offset of the specified object from the incoming stack pointer.
const TargetSubtargetInfo & getSubtarget() const
getSubtarget - Return the subtarget for which this machine code is being compiled.
MachineFrameInfo & getFrameInfo()
getFrameInfo - Return the frame info object for the current function.
uint32_t * allocateRegMask()
Allocate and initialize a register mask with NumRegister bits.
MachineRegisterInfo & getRegInfo()
getRegInfo - Return information about the registers currently in use.
Function & getFunction()
Return the LLVM function that this machine code represents.
const LLVMTargetMachine & getTarget() const
getTarget - Return the target machine this machine code is compiled with
Ty * getInfo()
getInfo - Keep track of various per-function pieces of information for backends that would like to do...
const MachineInstrBuilder & addImm(int64_t Val) const
Add a new immediate operand.
const MachineInstrBuilder & addFrameIndex(int Idx) const
const MachineInstrBuilder & addReg(Register RegNo, unsigned flags=0, unsigned SubReg=0) const
Add a new virtual register operand.
Representation of each machine instruction.
Definition: MachineInstr.h:69
MachineOperand class - Representation of each machine instruction operand.
void ChangeToImmediate(int64_t ImmVal, unsigned TargetFlags=0)
ChangeToImmediate - Replace this operand with a new immediate operand of the specified value.
static unsigned getRegMaskSize(unsigned NumRegs)
Returns number of elements needed for a regmask array.
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
Register createVirtualRegister(const TargetRegisterClass *RegClass, StringRef Name="")
createVirtualRegister - Create and return a new virtual register in the function with the specified r...
void setCalleeSavedRegs(ArrayRef< MCPhysReg > CSRs)
Sets the updated Callee Saved Registers list.
bool isScavengingFrameIndex(int FI) const
Query whether a frame index is a scavenging frame index.
Wrapper class representing virtual and physical registers.
Definition: Register.h:19
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
Definition: SmallVector.h:586
void append(ItTy in_start, ItTy in_end)
Add the specified range to the end of the SmallVector.
Definition: SmallVector.h:696
void push_back(const T &Elt)
Definition: SmallVector.h:426
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
Definition: SmallVector.h:1209
StackOffset holds a fixed and a scalable offset in bytes.
Definition: TypeSize.h:33
int64_t getFixed() const
Returns the fixed component of the stack.
Definition: TypeSize.h:49
TargetOptions Options
bool DisableFramePointerElim(const MachineFunction &MF) const
DisableFramePointerElim - This returns true if frame pointer elimination optimization should be disab...
unsigned getID() const
Return the register class ID number.
Triple - Helper class for working with autoconf configuration names.
Definition: Triple.h:44
bool isOSDarwin() const
Is this a "Darwin" OS (macOS, iOS, tvOS, watchOS, XROS, or DriverKit).
Definition: Triple.h:558
bool isOSBinFormatELF() const
Tests whether the OS uses the ELF binary format.
Definition: Triple.h:719
@ MO_TAGGED
MO_TAGGED - With MO_PAGE, indicates that the page includes a memory tag in bits 56-63.
static unsigned getShifterImm(AArch64_AM::ShiftExtendType ST, unsigned Imm)
getShifterImm - Encode the shift type and amount: imm: 6-bit shift amount shifter: 000 ==> lsl 001 ==...
void initLLVMToCVRegMapping(MCRegisterInfo *MRI)
@ AArch64_VectorCall
Used between AArch64 Advanced SIMD functions.
Definition: CallingConv.h:221
@ Swift
Calling convention for Swift.
Definition: CallingConv.h:69
@ AArch64_SVE_VectorCall
Used between AArch64 SVE functions.
Definition: CallingConv.h:224
@ CFGuard_Check
Special calling convention on Windows for calling the Control Guard Check ICall funtion.
Definition: CallingConv.h:82
@ PreserveMost
Used for runtime calls that preserves most registers.
Definition: CallingConv.h:63
@ AnyReg
OBSOLETED - Used for stack based JavaScript calls.
Definition: CallingConv.h:60
@ AArch64_SME_ABI_Support_Routines_PreserveMost_From_X2
Preserve X2-X15, X19-X29, SP, Z0-Z31, P0-P15.
Definition: CallingConv.h:241
@ CXX_FAST_TLS
Used for access functions.
Definition: CallingConv.h:72
@ AArch64_SME_ABI_Support_Routines_PreserveMost_From_X0
Preserve X0-X13, X19-X29, SP, Z0-Z31, P0-P15.
Definition: CallingConv.h:238
@ GHC
Used by the Glasgow Haskell Compiler (GHC).
Definition: CallingConv.h:50
@ PreserveAll
Used for runtime calls that preserves (almost) all registers.
Definition: CallingConv.h:66
@ Fast
Attempts to make calls as fast as possible (e.g.
Definition: CallingConv.h:41
@ Tail
Attemps to make calls as fast as possible while guaranteeing that tail call optimization can always b...
Definition: CallingConv.h:76
@ Win64
The C convention as implemented on Windows/x86-64 and AArch64.
Definition: CallingConv.h:159
@ SwiftTail
This follows the Swift calling convention in how arguments are passed but guarantees tail calls will ...
Definition: CallingConv.h:87
@ GRAAL
Used by GraalVM. Two additional registers are reserved.
Definition: CallingConv.h:255
@ ARM64EC_Thunk_X64
Calling convention used in the ARM64EC ABI to implement calls between x64 code and thunks.
Definition: CallingConv.h:260
@ C
The default llvm calling convention, compatible with C.
Definition: CallingConv.h:34
This is an optimization pass for GlobalISel generic memory operations.
Definition: AddressRanges.h:18
@ Offset
Definition: DWP.cpp:456
MachineInstrBuilder BuildMI(MachineFunction &MF, const MIMetadata &MIMD, const MCInstrDesc &MCID)
Builder interface. Specify how to create the initial instruction itself.
int isAArch64FrameOffsetLegal(const MachineInstr &MI, StackOffset &Offset, bool *OutUseUnscaledOp=nullptr, unsigned *OutUnscaledOp=nullptr, int64_t *EmittableOffset=nullptr)
Check if the Offset is a valid frame offset for MI.
@ Done
Definition: Threading.h:61
@ AArch64FrameOffsetIsLegal
Offset is legal.
@ AArch64FrameOffsetCanUpdate
Offset can apply, at least partly.
bool any_of(R &&range, UnaryPredicate P)
Provide wrappers to std::any_of which take ranges instead of having to pass begin/end explicitly.
Definition: STLExtras.h:1729
void emitFrameOffset(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, const DebugLoc &DL, unsigned DestReg, unsigned SrcReg, StackOffset Offset, const TargetInstrInfo *TII, MachineInstr::MIFlag=MachineInstr::NoFlags, bool SetNZCV=false, bool NeedsWinCFI=false, bool *HasWinCFI=nullptr, bool EmitCFAOffset=false, StackOffset InitialOffset={}, unsigned FrameReg=AArch64::SP)
emitFrameOffset - Emit instructions as needed to set DestReg to SrcReg plus Offset.
void report_fatal_error(Error Err, bool gen_crash_diag=true)
Report a serious error, calling any installed error handler.
Definition: Error.cpp:156
bool rewriteAArch64FrameIndex(MachineInstr &MI, unsigned FrameRegIdx, unsigned FrameReg, StackOffset &Offset, const AArch64InstrInfo *TII)
rewriteAArch64FrameIndex - Rewrite MI to access 'Offset' bytes from the FP.
bool is_contained(R &&Range, const E &Element)
Returns true if Element is found in Range.
Definition: STLExtras.h:1879